研究目的
To present a design of 6.8 mW all digital delay locked loop (ADDLL) with digitally controlled dither cancellation (DCDC) for time to digital converter (TDC) in ranging sensors, aiming for less power and area utilization compared to analog delay locked loop (DLL), and to provide robustness against glitches, false locking and unlocking in a noisy environment.
研究成果
The proposed design of 6.8 mW ADDLL with DCDC for TDC in ranging sensors demonstrates significant improvements in power consumption, area utilization, and jitter performance compared to analog DLL. It provides robustness against glitches, false locking, and unlocking in a noisy environment, making it suitable for applications requiring high precision and reliability.
研究不足
The limitations include the operational range of 350~900 MHz and the implementation on 0.18 μm CMOS technology, which may not be the most advanced technology available.