研究目的
To reduce phase noise (PN) beyond the limit of what has been practically achievable in a bulk CMOS technology and to demonstrate an RF oscillator that meets the most stringent PN requirements of cellular basestation receivers while abiding by the process technology reliability rules.
研究成果
The proposed dual-core LC-tank oscillator based on a high-swing class-C topology meets the most stringent PN requirements of cellular basestation receivers while ensuring long-term reliability. This approach can be extended to a higher number of cores for further PN reduction at the expense of power consumption and area.
研究不足
The approach can be extended to a higher number of cores and achieve an arbitrary reduction in PN at the cost of the power and area.
1:Experimental Design and Method Selection:
The methodology involves coupling multiple oscillators to reduce phase noise, using a dual-core LC-tank oscillator based on a high-swing class-C topology.
2:Sample Selection and Data Sources:
The oscillator is realized in digital 65-nm CMOS, tunable within
3:07–91 GHz. List of Experimental Equipment and Materials:
The oscillator draws 39–59 mA from a
4:15 V power supply. Experimental Procedures and Operational Workflow:
The measured PN is ?
5:7 dBc/Hz and ?1 dBc/Hz at 3 MHz and 20 MHz offset, respectively, from a 07 GHz carrier. Data Analysis Methods:
1 Straightforward expressions for PN and interconnect resistance between the cores are derived and verified against circuit simulations and measurements.
独家科研数据包,助您复现前沿成果,加速创新突破
获取完整内容