研究目的
To survey the most relevant publications made in the past decade to programmable LDPC decoders, assessing the advantages and disadvantages of parallel architectures and data-parallel programming models, and exploring the design space regarding key characteristics of the underlying code and decoding algorithm features.
研究成果
The paper concludes that programmable LDPC decoders, especially those leveraging GPU and CPU architectures, offer a flexible alternative for the prototyping phase of new code designs. However, achieving high throughput and low latency remains a challenge, and future work should focus on optimizing these aspects, possibly through advanced programming models and parallelism strategies.
研究不足
The survey is limited to programmable LDPC decoders and does not cover dedicated hardware solutions in depth. It also highlights the challenges in achieving high throughput and low latency simultaneously with programmable architectures.